首页> 外文会议>International Symposium on Distributed Computing and Applications for Business Engineering and Science >An Optimization Method for Embarrassingly Parallel under MIC Architecture
【24h】

An Optimization Method for Embarrassingly Parallel under MIC Architecture

机译:麦克风架构下令人尴尬平行的优化方法

获取原文

摘要

Nowadays, heterogeneous architecture of CPU plus accelerator has become a mainstream in supercomputing. Intel lauched its Xeon Phi coprocessor in this context. It uses Intel's many-core architecture, which greatly improves the single node parallelism. This paper studies the optimization of embarrassingly parallel programs under Intel MIC architecture, to maximize the utilization of CPU and Phi processor, and reduce the running time of parallel programs, by combining the computing power of CPU and Phi. This so-called embarrassingly parallel program often have do all main loops, that is, there are no dependencies between iterations, so they can be fully parallelized. This do all loop exists in many typical parallel programs. We come up with a loop allocation method for do all loops under this CPU/MIC architecture, to satisfy the above performance objectives.
机译:如今,CPU Plus加速器的异构架构已成为超级计算的主流。英特尔在这种情况下掠夺了Xeon Phi协作者。它使用英特尔的许多核心架构,这大大改善了单节点并行性。本文研究了英特尔MIC架构下的尴尬平行计划的优化,以最大限度地利用CPU和PHI处理器,并通过组合CPU和PHI的计算能力来减少并行程序的运行时间。这种所谓的尴尬并行计划通常具有所有主循环,即迭代之间没有依赖关系,因此它们可以完全并行化。这使得所有循环都存在于许多典型的并行程序中。我们提出了一个循环分配方法,用于在此CPU /麦克风架构下进行所有环路,以满足上述性能目标。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号