首页> 外文会议>European Signal Processing Conference >A regular interconnection scheme for efficient mapping of DSP kernels into reconfigurable hardware
【24h】

A regular interconnection scheme for efficient mapping of DSP kernels into reconfigurable hardware

机译:用于将DSP内核有效映射到可重新配置的硬件的常规互连方案

获取原文

摘要

This paper presents a design technique for coarse grained reconfigurable cores targeting mostly DSP applications. The proposed technique inlines flexibility into custom Carry-Save-Arithmetic (CSA) datapaths exploiting a stable and canonical interconnection scheme. The canonical interconnection is revealed by a uniformity transformation imposed on the basic architectures of CSA multipliers and CSA chain-adders/subtracters. The design flow for the implementation of the core is analyzed in detail, and the advanced mapping opportunities are presented. The paper concludes with the experimental results showing that our architecture performs an average latency reduction of 32.63%, compared with datapaths of primitive computational resources, with sufficient hardware utilization.
机译:本文提出了一种针对主要针对DSP应用的粗粒度可重构内核的设计技术。所提出的技术将灵活性纳入了利用稳定且规范的互连方案的自定义Carry-Save-Arithmetic(CSA)数据路径中。通过对CSA乘法器和CSA链加法器/减法器的基本体系结构进行均匀性转换,可以揭示规范的互连。详细分析了实现内核的设计流程,并提供了高级映射机会。本文的实验结果表明,与原始计算资源的数据路径相比,我们的体系结构平均延迟减少了32.63%,并且具有足够的硬件利用率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号