首页> 外文会议>International Conference on Space Information Technology; 20071115-17; Wuhan(CN) >Design and realization of the baseband processor in satellite navigation and positioning receiver
【24h】

Design and realization of the baseband processor in satellite navigation and positioning receiver

机译:卫星导航定位接收机中基带处理器的设计与实现

获取原文

摘要

The content of this paper is focused on the Design and realization of the baseband processor in satellite navigation and positioning receiver. Baseband processor is the most important part of the satellite positioning receiver. The design covers baseband processor's main functions include multi-channel digital signal DDC, acquisition, code tracking, carrier tracking, demodulation, etc. The realization is based on an Altera's FPGA device, that makes the system can be improved and upgraded without modifying the hardware. It embodies the theory of software defined radio (SDR), and puts the theory of the spread spectrum into practice. This paper puts emphasis on the realization of baseband processor in FPGA. In the order of choosing chips, design entry, debugging and synthesis, the flow is presented detailedly. Additionally the paper detailed realization of Digital PLL in order to explain a method of reducing the consumption of FPGA. Finally, the paper presents the result of Synthesis. This design has been used in BD-1, BD-2 and GPS.
机译:本文的内容集中在卫星导航和定位接收机中的基带处理器的设计和实现上。基带处理器是卫星定位接收器中最重要的部分。该设计涵盖了基带处理器的主要功能,包括多通道数字信号DDC,采集,代码跟踪,载波跟踪,解调等。该实现基于Altera的FPGA器件,从而可以在不修改硬件的情况下对系统进行改进和升级。 。它体现了软件定义无线电(SDR)的理论,并将扩展频谱的理论付诸实践。本文重点介绍了FPGA中基带处理器的实现。按照选择芯片,设计输入,调试和综合的顺序,详细介绍了流程。另外,本文详细介绍了数字PLL的实现,以说明减少FPGA功耗的方法。最后,给出了综合结果。此设计已用于BD-1,BD-2和GPS。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号