首页> 外文会议>IEEE Power Electronics Specialists Conference >A second-order sigma-delta modulator with switched-current memory cell for closed-loop motor control system
【24h】

A second-order sigma-delta modulator with switched-current memory cell for closed-loop motor control system

机译:具有开关电流存储单元的二阶sigma-delta调制器,用于闭环电机控制系统

获取原文

摘要

This paper presents the design and implementation of a second-order switched-current (SI) sigma-delta (Σ-Δ) modulator (SDM) used in motor control system. To complete this technique, a current-mode sample-and-hold circuit is proposed. It consists of a feedback circuit to reduce the impedance at the input and a common-mode feedforward (CMFF) circuit to improve the common-mode offset at the output. Furthermore, a coupled differential (CDR) feedback memory cell (FMC) is used with CMFF SI memory cell to eliminate the clock feedthrough (CFT) error considerably. All the proposed circuits establish the second-order sigma-delta modulator and simulate with the parameters of the TSMC 0.35μm CMOS process technology. The simulation results reveal that the maximum signal to noise plus distortion ratio (SNDR) is about 87 dB, which is equal to 14 bits resolution, within the conditions that the sampling rate is a value of 5.12MHz and the oversampling ratio is 256. Note that the power dissipation is about 11mW, which is considerably low.
机译:本文介绍了用于电机控制系统的二阶开关电流(SI)Σ-Δ(Σ-Δ)调制器(SDM)的设计和实现。为了完成该技术,提出了一种电流模式采样保持电路。它由一个用于减小输入阻抗的反馈电路和一个用于改善输出的共模失调的共模前馈(CMFF)电路组成。此外,耦合差分(CDR)反馈存储单元(FMC)与CMFF SI存储单元一起使用,可大大消除时钟馈通(CFT)错误。所有拟议的电路均建立了二阶Σ-Δ调制器,并使用台积电0.35μmCMOS工艺技术的参数进行仿真。仿真结果表明,在采样率为5.12MHz且过采样率为256的条件下,最大信噪比与失真比(SNDR)约为87 dB,等于14位分辨率。功耗约为11mW,这是相当低的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号