【24h】

ViChaR

机译:理念

获取原文

摘要

The advent of deep sub-micron technology has recently highlighted the criticality of the on-chip interconnects. As diminishing feature sizes have led to increases in global wiring delays, Network-on-Chip (NoC) architectures are viewed as a possible solution to the wiring challenge and have recently crystallized into a significant research thrust. Both NoC performance and energy budget depend heavily on the routers' buffer resources. This paper introduces a novel unified buffer structure, called the dynamic Virtual Channel Regulator (ViChaR), which dynamically allocates Virtual Channels (VC) and buffer resources according to network traffic conditions. ViChaR maximizes throughput by dispensing a variable number of VCs on demand. Simulation results using a cycle-accurate simulator show a performance increase of 25% on average over an equal-size generic router buffer, or similar performance using a 50% smaller buffer. ViChaR's ability to provide similar performance with half the buffer size of a generic router is of paramount importance, since this can yield total area and power savings of 30% and 34%, respectively, based on synthesized designs in 90 nm technology.
机译:深亚微米技术的出现最近凸显了片上互连的重要性。随着功能尺寸的减小导致全局布线延迟的增加,片上网络(NoC)架构被视为解决布线难题的一种可能解决方案,并且最近已成为重要的研究重点。 NoC性能和能源预算都很大程度上取决于路由器的缓冲区资源。本文介绍了一种新颖的统一缓冲区结构,称为动态虚拟通道调节器(ViChaR),该结构根据网络流量条件动态分配虚拟通道(VC)和缓冲区资源。 ViChaR通过按需分配可变数量的VC来最大化吞吐量。使用周期精确的仿真器进行的仿真结果表明,与同等大小的通用路由器缓冲区相比,性能平均提高了25%,而使用较小的缓冲区则可以实现类似的性能。 ViChaR能够以通用路由器一半的缓冲区大小提供类似性能的能力至关重要,因为基于90纳米技术的合成设计,ViChaR可以分别使总面积和功耗节省30%和34%。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号