首页> 外文会议>Field-Programmable Logic and Applications >The Impact of Pipelining on Energy per Operation in Field-Programmable Gate Arrays
【24h】

The Impact of Pipelining on Energy per Operation in Field-Programmable Gate Arrays

机译:流水线对现场可编程门阵列中每操作能量的影响

获取原文

摘要

This paper investigates experimentally the quantitative impact of pipelining on energy per operation for two representative FPGA devices: a 0.13μm CMOS high density/high speed FPGA (Altera Stratix EP1S40), and a 0.18μm CMOS low-cost FPGA (Xilinx XC2S200). The results are obtained by both measurements and execution of vendor-supplied tools for power estimation. It is found that pipelining can reduce the amount of energy per operation by between 40% and 90%. Further reduction in energy consumption can be achieved by power-aware clustering, although the effect becomes less pronounced for circuits with a large number of pipeline stages.
机译:本文通过实验研究了流水线化对两种代表性FPGA器件每次操作能耗的定量影响:0.13μmCMOS高密度/高速FPGA(Altera Stratix EP1S40)和0.18μmCMOS低成本FPGA(Xilinx XC2S200)。结果是通过测量和执行供应商提供的功率估算工具获得的。发现流水线可以将每次操作的能量减少40%到90%。尽管具有大量流水线级的电路的效果变得不太明显,但通过功率感知群集可以进一步降低能耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号