首页> 外文会议>Asia and South Pacific Design Automation Conference >A new design of double edge triggered flip-flops
【24h】

A new design of double edge triggered flip-flops

机译:双边缘触发触发器的新设计

获取原文

摘要

The logic construction of a double-edge-triggered (DET) flip-flop, which can receive input signal at two levels of the clock, is analyzed and a new circuit design of CMOS DET flip-flop is proposed. Simulation using SPICE and a 1 /spl mu/ technology shows that this DET flip-flop has ideal logic functionality, a simpler structure, lower delay time, and higher maximum data rate compared to other existing CMOS DET flip-flops. By simulating and comparing the proposed DET flip-flop with the traditional single-edge-triggered (SET) flip-flop, it is shown that the proposed DET flip-flop reduces power dissipation by half while keeping the same date rate.
机译:分析了可以接收时钟的两个电平接收输入信号的双边缘触发(DET)触发器的逻辑结构,并提出了CMOS DET触发器的新电路设计。使用Spice和1 / SPL MU /技术的仿真显示,与其他现有CMOS DET触发器相比,该DEC触发器具有理想的逻辑功能,更简单的结构,更低的延迟时间和更高的最大数据速率。通过使用传统的单边触发(SET)触发器的建议的DED触发器进行模拟和比较,示出了所提出的DET触发器将功耗降低一半,同时保持相同的日期速率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号