首页> 外文会议>Asia and South Pacific Design Automation Conference >Speed binning with high-quality structural patterns from functional timing analysis (FTA)
【24h】

Speed binning with high-quality structural patterns from functional timing analysis (FTA)

机译:具有高质量结构图案的速度搭档来自功能定时分析(FTA)

获取原文

摘要

In the nanometer era where the operating speed of a chip decides its price, design companies rely on high-qualty speed binning approaches to maxmizie their profits. The conventional speed binning approach is legacy (i.e. structural) since functional tests are too expensive to derive. Besides legacy and functional tests, recent studies tried to apply the notion of delay testing for deriving speed-binning patterns; however, all of them could not determine the number of patterns required for speed-binning nor taking process variation into consideration. Therefore, in this paper, we propose a speed-binning pattern generation (SBPG) method to deterministically generate a high-quality pattern set for speed binning. This SBPG mainly consists of two core techniques: (1) empirical variation sampling (EVS) and (2) functional timing analysis (FTA), which efficiently derives few high-quality patterns from a small number of learning samples. SBPG achieves a satisfactory accuracy (> 99% on average) for five benchmark circuits under various conditions of process variation, and is shown to be an efficient solution for speed binning.
机译:在纳米时代,芯片的运行速度决定其价格,设计公司依靠高质量的速度融合方法来Maxmizie他们的利润。传统的速度搭档方法是传统(即结构),因为功能测试太昂贵而无法衍生。除了遗产和功能测试之外,最近的研究试图应用于推导速度排放模式的延迟测试的概念;然而,所有这些都无法确定速度融合或考虑过程变化所需的模式数量。因此,在本文中,我们提出了一种速度分化的模式生成(SBPG)方法,用于确定用于速度箱的高质量模式集。此SBPG主要包括两个核心技术:(1)经验变化采样(EVS)和(2)的功能的时序分析(FTA),其有效地导出从一个小数目的学习样本的几个高质量的图案。在各种过程变化条件下,SBPG在五个基准电路下实现了令人满意的精度(> 99%),并且被证明是速度排放的有效解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号