【24h】

An Embedded RISC Core Design for Variable Length Coding

机译:用于可变长度编码的嵌入式RISC核心设计

获取原文

摘要

The increasing use of the embedded RISC core (ERC) has become a popular trend for the embedded systems. In this paper, an ERC design for variable length coding (VLC) applications is presented. The initial ERC architecture is firstly selected by analyzing the complexity and parallelism of the VLC algorithm. Consequently the software and hardware architecture of the ERC are optimized in terms of the VlC characteristics. An field programmable gate array (FPGA) prototype is established for logic verification of the ERC, which is followed by the implementation of the ERC on a soft-core. The proposed ERC can be widely used in video coding and image compression applications, such as digital TV, videoconferencing and multimedia communications.
机译:嵌入式RISC内核(ERC)的使用越来越多,已成为嵌入式系统的流行趋势。在本文中,提出了针对可变长度编码(VLC)应用的ERC设计。首先通过分析VLC算法的复杂性和并行性来选择初始ERC体系结构。因此,就VIC特性而言,ERC的软件和硬件体系结构得到了优化。建立了现场可编程门阵列(FPGA)原型,用于ERC的逻辑验证,然后在软核上实现ERC。提出的ERC可以广泛用于视频编码和图像压缩应用,例如数字电视,视频会议和多媒体通信。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号