首页> 外文会议>International symposium on System synthesis >Optimized System Synthesis of Complex RT Level Building Blocks from Multirate Dataflow Graphs
【24h】

Optimized System Synthesis of Complex RT Level Building Blocks from Multirate Dataflow Graphs

机译:基于多速率数据流图的复杂RT级构建基块的优化系统综合

获取原文
获取外文期刊封面目录资料

摘要

In order to cope with the ever increasing complexity of todays application specific integrated circuits, a building block based design methodology is established. The system is composed of high level building blocks of which some are reused from previous designs while others might have been created by behavioral synthesis. In data flow oriented designs, these blocks usually have complex non-matching interface properties, making it necessary to generate additional interfacing and controlling hardware to integrate them into an operable system.In this paper, an RTL-HDL code generation from a synchronous data flow representations is introduced, that efficiently automates the generation of the required additional hardware. While existing code generation approaches provide strong limitations concerning the building block interfacing properties, our method enables the integration of components that access their ports periodically with arbitrary patterns. In order to reduce interface register cost, a minimum-area retiming approach is taken to determine optimum building block activation times, which is known to have polynomial time complexity. The code generation methodology is compared to an existing approach using a simple case study.
机译:为了应付当今专用集成电路的日益增加的复杂性,建立了基于构件的设计方法。该系统由高层构建块组成,其中一些可以从以前的设计中重复使用,而其他一些则可以通过行为综合来创建。在面向数据流的设计中,这些模块通常具有复杂的不匹配接口属性,因此有必要生成额外的接口和控制硬件,以将它们集成到可操作的系统中。引入了表示形式,可以有效地自动生成所需的附加硬件。尽管现有的代码生成方法在构建块接口属性方面提供了强大的限制,但我们的方法可以集成以任意模式定期访问其端口的组件。为了减少接口寄存器的成本,采用最小面积重定时方法来确定最佳构件激活时间,已知该时间具有多项式时间复杂度。使用简单的案例研究将代码生成方法与现有方法进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号