首页> 外文会议> >A linearity and power efficient design strategy for architecture optimization of gm-C biquadratic filters
【24h】

A linearity and power efficient design strategy for architecture optimization of gm-C biquadratic filters

机译:用于gm-C双二次滤波器的架构优化的线性和节能设计策略

获取原文
获取外文期刊封面目录资料

摘要

To limit design time for the large range of specifications resulting from the multitude of modern communications standards, a good design strategy for analog circuits is essential, even within a given building block. This paper presents an efficient approach to design biquadratic sections for a low-pass baseband filter based on the gm-C architecture. Starting from high-level specifications, the proposed methodology completely determines the biquad’s architecture level for linearity and power optimization. As an illustration, a 10 MHz bandwidth Butterworth biquad section optimized for power and linearity applying the proposed design flow has been successfully designed in a 0.13 gm CMOS technology with a 1.2V supply voltage. It achieves a SFDR of 67 dB for a power consumption of only 3 mW.
机译:为了限制由众多现代通信标准产生的各种规格的设计时间,即使在给定的构造块内,良好的模拟电路设计策略也必不可少。本文提出了一种基于g m -C体系结构的低通基带滤波器双二次截面设计的有效方法。从高级规范开始,所提出的方法完全确定了biquad的线性度和功耗优化架构架构。举例说明,已在0.13 gm CMOS技术和1.2V电源电压下成功设计了采用建议的设计流程针对功率和线性度优化的10 MHz带宽Butterworth双二阶部分。它的SFDR为67 dB,功耗仅为3 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号