首页> 外文会议> >Application Specific VLIW Processors with Power-Saving Mode Via Variable Arithmetic Accuracy
【24h】

Application Specific VLIW Processors with Power-Saving Mode Via Variable Arithmetic Accuracy

机译:通过可变算术精度实现节能模式的专用VLIW处理器

获取原文

摘要

This paper discusses an idea for power-saving mode in application specific processors in the domain of digital signal processing. This idea is based on a multiple (in practice double) accumulator model, which is used in order to obtain high accuracy in a series of floating-point additions. The goal is to introduce a possibility of reducing the power consumption without reducing the functionality. In the case of low power, instead of decreasing the performance of the system or shutting down the system, as it is done in other approaches, in our concept merely the accuracy of the floating point accumulation is reduced. Therefore although the quality of service is reduced, the performance is not.
机译:本文讨论了在数字信号处理领域中专用处理器中的节能模式的想法。这个想法基于多重(实际上是双重)累加器模型,该模型用于在一系列浮点加法运算中获得高精度。目的是引入在不降低功能的情况下降低功耗的可能性。在低功耗的情况下,不是像其他方法那样降低系统性能或关闭系统,在我们的概念中,只是降低了浮点累加的精度。因此,尽管服务质量降低了,但性能却没有降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号