首页> 外文会议> >A Real-Time Two-Level Trace Compressor for FPGA-Based SoC On-Chip Debugger
【24h】

A Real-Time Two-Level Trace Compressor for FPGA-Based SoC On-Chip Debugger

机译:用于基于FPGA的SoC片上调试器的实时两级跟踪压缩器

获取原文

摘要

We have presented a two-level trace compressor design with pipeline structure for real-time FPGA- based SoC on-chip debugger. A counter-based coarse level compressor is designed to cope with continuously repeating tracer data sequences, and the following fine level compressor is used to further compress the similarity bits between two neighbor trace of the de- repeated tracer data sequence. The two-level trace compressor not only is synchronous with the tracer sampling clock rate, but also consume less synthesized chip area. The compression ratio of such a trace compressor is very high up to 100 times dependent of the tracer data channel arrangement. By the parametric hardware-description language module design, we can reconfigure flexible tracer data channel and data storage structure in order to match with different system requirements
机译:我们为基于FPGA的实时SoC片上调试器提供了具有流水线结构的两级跟踪压缩器设计。基于计数器的粗级压缩器被设计为处理连续重复的跟踪器数据序列,并且随后的细级压缩器用于进一步压缩已重复重复的跟踪器数据序列的两个相邻跟踪之间的相似性位。两级跟踪压缩器不仅与跟踪器采样时钟速率同步,而且消耗的合成芯片面积更少。这种跟踪压缩器的压缩率非常高,最高可达跟踪器数据通道安排的100倍。通过参数化的硬件描述语言模块设计,我们可以重新配置灵活的跟踪器数据通道和数据存储结构,以适应不同的系统需求

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号