首页> 外文会议> >A Timing Optimization Method Based on Clock Skew Scheduling and Partitioning in a Parallel Computing Environment
【24h】

A Timing Optimization Method Based on Clock Skew Scheduling and Partitioning in a Parallel Computing Environment

机译:并行计算环境中基于时钟偏移调度和分区的时序优化方法

获取原文

摘要

This paper describes the implementation of a heuristic method to perform non-zero clock skew scheduling of digital VLSI circuits in a parallel computing environment. In the proposed method, circuit partitions that have low number of timing paths between partitions are formed. Clock skew scheduling is applied independently to each partitionsequentially or in parallel on a computing clusterand results are iteratively merged. The scalability of the proposed method is superior compared to conventional non-zero clock skew scheduling techniques due to the reduction of analyzed circuit sizes (partition sizes) at each iteration step and the potential to parallelize the analyses of these partitions. It is demonstrated that after only the first iteration step of the proposed method, feasible clock schedules for 65% of the ISCAS'' 89 benchmark circuits are computed. For these circuits, average speedups of 2.1X and 2.6X are observed for sequential and parallel application of clock skew scheduling to partitions, respectively.
机译:本文介绍了一种在并行计算环境中执行数字VLSI电路的非零时钟偏斜调度的启发式方法的实现。在所提出的方法中,形成了在分区之间的时序路径数量少的电路分区。时钟偏斜调度独立地顺序或并行地应用于计算群集上的每个分区,然后迭代合并结果。与传统的非零时钟偏斜调度技术相比,该方法的可扩展性优于传统非零时钟偏斜调度技术,这是因为在每个迭代步骤中已分析的电路大小(分区大小)的减少以及并行化这些分区分析的潜力。结果表明,仅在所提出方法的第一迭代步骤之后,就为65%的ISCAS 89基准电路计算了可行的时钟调度。对于这些电路,分别将时钟偏斜调度顺序和并行应用于分区时,观察到平均速度为2.1倍和2.6倍。

著录项

  • 来源
    《》|2006年|486-490|共5页
  • 会议地点
  • 作者

    Taskin; Baris; Kourtev; Ivan S.;

  • 作者单位
  • 会议组织
  • 原文格式 PDF
  • 正文语种
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号