首页> 外文会议> >The application of a novel direct digital frequency synthesizer for the IP core design of all digital three phase SPWM generator
【24h】

The application of a novel direct digital frequency synthesizer for the IP core design of all digital three phase SPWM generator

机译:新型直接数字频率合成器在全数字三相SPWM发生器IP核设计中的应用

获取原文

摘要

This work presents a novel method based on direct digital frequency synthesizer (DDS or DDFS) for all digital three phase SPWM generator IP core, which is improved from conventional DDS method. This method changes the frequency of the sine wave by changing the clock of taking the sample data while the number of the sample data in every period is constant, which eliminates the problem of the precision of the sine wave. In addition, the ROM size to store the sample data of sine wave is reduced to one fourths of conventional one by adding an up/down address counter between numerically controlled oscillator (NCO) and sinusoidal look-up table. Finally the simulation results with EDA tool-CANDENCE NC/spl I.bar/verilog are presented and the simulation results prove the design is reasonable.
机译:这项工作提出了一种基于直接数字频率合成器(DDS或DDFS)的全数字三相SPWM发生器IP核的新方法,该方法是对传统DDS方法的改进。该方法通过改变采样数据的时钟来改变正弦波的频率,而每个周期中的采样数据的数量是恒定的,这消除了正弦波精度的问题。此外,通过在数控振荡器(NCO)和正弦查找表之间增加一个上/下地址计数器,可将存储正弦波样本数据的ROM大小减小到传统值的四分之一。最后给出了EDA工具-CANDENCE NC / spl I.bar/verilog的仿真结果,仿真结果证明了该设计的合理性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号