首页> 外文会议> >HW-SW design methodologies used for a MPEG video compressor synthesis
【24h】

HW-SW design methodologies used for a MPEG video compressor synthesis

机译:用于MPEG视频压缩器综合的HW-SW设计方法

获取原文

摘要

In the last years many new concepts appeared for the system design, with the so-called HW/SW co-design based on system (SoC) and virtual components. Those concepts rely to methodologies that try to integrate HW and SW design techniques in just one consistent system-level methodology allowing to work in a way that is more secure (specifications and developments are verifiable), more efficient (cost analysable) and can be automated (through systems synthesis). A MPEG demonstrator based on video compression has been designed and validated. It implements video coding using the standard ISO/IEC 13818-2 | ITU-T H.262H (also know as "MPEG2 video"), for the main profile and main level (720/spl times/480, 30 fps). The encoder implements frames I or I-pictures. It has been developed a MPEG compressor based on DCT (discrete cosine transform) through two different methodologies. First one, it is based in Matlab DSP builder from Altera that is a down up methodology, based on component instantiation. And the other, it is a top down methodology based on behavioural SystemC description and synthesized with SystemC behavioural compiler from synopsys.
机译:在过去几年中,系统设计出现了许多新概念,具有基于系统(SOC)和虚拟组件的所谓的HW / SW Co-Design。这些概念依赖于尝试在仅为一个一致的系统级方法中集成HW和SW设计技术的方法,允许以更安全的方式工作(规格和可验证的规格和开发),更高效(成本分析)并且可以自动化(通过系统合成)。设计和验证了基于视频压缩的MPEG示范器。它使用标准ISO / IEC 13818-2实现视频编码| ITU-T H.262H(也知道为“MPEG2视频”),用于主轮廓和主级(720 / SPL时间/ 480,30 FPS)。编码器实现框架I或I图像。它已经通过两种不同的方法开发了基于DCT(离散余弦变换)的MPEG压缩机。第一个,它基于Altera的Matlab DSP Builder是一种基于组件实例化的下载方法。而另一个,它是基于行为系统的顶级方法,并使用Synopsys与SystemC行为编译器合成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号