首页> 外文会议> >A novel VLSI architecture to implement region merging algorithm for image segmentation
【24h】

A novel VLSI architecture to implement region merging algorithm for image segmentation

机译:一种新颖的VLSI架构,可实现图像分割的区域合并算法

获取原文

摘要

This paper describes VLSI architecture for the region-merging algorithm for image segmentation applications. This algorithm uses the region adjacency graph (RAG), which represents regions and their edges. The final segmentation provided by the RAG represents localized contours or surfaces. The architecture is proposed by making use of the concepts of parallelism and pipelining in order to improve the performance in terms of speed. The architecture has been coded in Verilog and synthesized using Synplify tools for FPGA implementation.
机译:本文介绍了用于图像分割应用的区域合并算法的VLSI体系结构。该算法使用区域邻接图(RAG),该图表示区域及其边缘。 RAG提供的最终分割表示局部轮廓或表面。通过利用并行性和流水线的概念来提出该体系结构,以提高速度方面的性能。该架构已用Verilog编码,并使用Synplify工具进行了综合以用于FPGA实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号