首页> 外文会议> >A new multi-channel on-chip-bus architecture for system-on-chips
【24h】

A new multi-channel on-chip-bus architecture for system-on-chips

机译:用于片上系统的新的多通道片上总线架构

获取原文

摘要

We can integrate more IP blocks on the same silicon die as the development of fabrication technologies and EDA tools. Consequently, we can design complicated SoC architecture including multi-processor. However, most of existing SoC buses have bottleneck in on-chip communication because of a shared bus architecture, which results in the performance degradation of the system. In most cases, the performance of multi-processor systems is determined by efficient on-chip communication and the well-balanced distribution of computation rather than the performance of processors. We propose an efficient SoC network architecture (SNA) using crossbar router which provides a solution to ensure enough communication bandwidth. The SNA can significantly reduce the bottleneck of on-chip communication by providing multi-channels. According to the proposed architecture, we design components for the SNA and build a model system. The proposed architecture has a better efficiency by 40% than the AMBA AHB according to a simulation result.
机译:随着制造技术和EDA工具的发展,我们可以在同一硅芯片上集成更多IP模块。因此,我们可以设计包括多处理器在内的复杂SoC架构。但是,由于共享的总线体系结构,大多数现有的SoC总线都存在片上通信的瓶颈,这会导致系统性能下降。在大多数情况下,多处理器系统的性能取决于有效的片上通信和计算的均衡分配,而不是处理器的性能。我们提出了一种使用交叉开关路由器的高效SoC网络体系结构(SNA),该体系结构提供了确保足够的通信带宽的解决方案。 SNA通过提供多通道可以大大减少片上通信的瓶颈。根据建议的体系结构,我们为SNA设计组件并构建模型系统。根据仿真结果,所提出的体系结构的效率比AMBA AHB好40%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号