首页> 外文会议> >A low-power design methodology for high-resolution pipelined analog-to-digital converters
【24h】

A low-power design methodology for high-resolution pipelined analog-to-digital converters

机译:适用于高分辨率流水线模数转换器的低功耗设计方法

获取原文

摘要

In this paper a general method to design a pipelined ADC with minimum power consumption is presented. By expressing the total static power consumption and the total input-referred noise of the converter as functions of the capacitor values and the resolutions of the converter stages, a simple optimization algorithm is employed to calculate the optimum values of these parameters, which lead to minimum power consumption while a. specified noise requirement is satisfied. To determine the bias current values of operational amplifiers, a novel optimal choice for settling and slewing time parameters is proposed applicable to both single-stage and two-stage Miller-compensated opamp, structures. Using the proposed methodology, the optimum values for capacitors, the resolutions and the opamp device sizes of all stages are determined in order to minimize the total power consumption. Design examples are presented and compared with conventional approaches to show the effectiveness of the proposed methodology.
机译:本文提出了一种设计功耗最小的流水线ADC的通用方法。通过将转换器的总静态功耗和总的输入等效噪声表示为电容器值和转换器级分辨率的函数,采用一种简单的优化算法来计算这些参数的最优值,从而获得最小的耗电一会满足指定的噪声要求。为了确定运算放大器的偏置电流值,提出了一种适用于单级和两级Miller补偿运算放大器结构的建立和转换时间参数的新型最佳选择。使用所提出的方法,可以确定电容器的最佳值,所有级的分辨率和运算放大器的尺寸,以最大程度地降低总功耗。提出了设计实例,并与常规方法进行了比较,以证明所提出方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号