首页> 外文会议> >Damping controller design for FACTS device. II. Controller structure and parameter optimisation
【24h】

Damping controller design for FACTS device. II. Controller structure and parameter optimisation

机译:FACTS设备的阻尼控制器设计。二。控制器结构与参数优化

获取原文

摘要

A new approach to solve the instability problem, due to the interaction between the damping controller and FACTS thyristor circuit, is introduced. FACTS instability mode is detected in the design process so the structure and setting of the damping controller is achieved through a combined sensitivity coefficient (CSC) which automatically takes into account the damping of both the interarea and FACTS modes. Traditionally, a lead/lag circuit is regarded as providing phase compensation for a controller so a few lead/lag stages would be needed to achieve sufficient phase shifts at the frequency of concern. In this paper, however, a different viewpoint is offered. From time constant synthesis, three different objectives of a proper designed lead/lag circuit are highlighted, but the dominant one is associated with gain compensation, not with phase compensation. Moreover, the required number of stages, the choice of lead or lag compensation, and the selection of the time setting ranges are all clearly indicated from the synthesis.
机译:由于阻尼控制器和FACTS晶闸管电路之间的相互作用,提出了一种解决不稳定问题的新方法。在设计过程中检测到FACTS不稳定模式,因此阻尼控制器的结构和设置是通过组合灵敏度系数(CSC)实现的,该系数自动考虑了区域间和FACTS模式的阻尼。传统上,超前/滞后电路被认为为控制器提供了相位补偿,因此需要少量的超前/滞后级才能在所关注的频率上实现足够的相移。然而,在本文中,提供了不同的观点。从时间常数综合来看,正确设计超前/滞后电路的三个不同目标得到了强调,但主要目标与增益补偿相关,而不与相位补偿相关。而且,所需的级数,超前或滞后补偿的选择以及时间设置范围的选择都可以从综合中清楚地指出。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号