首页> 外文会议> >Low-power design of sequential circuits using a quasi-synchronous derived clock
【24h】

Low-power design of sequential circuits using a quasi-synchronous derived clock

机译:使用准同步导出时钟的低功耗时序电路设计

获取原文

摘要

This paper presents a novel circuit design technique to reduce the power dissipation in sequential circuits by generating a quasi-synchronous derived clock from the master clock and using it to isolate the flip flops in the circuit from the unwanted triggering action of the master clock. An example design of a decimal counter demonstrates the large power saving and improved performance of the resulting circuit.
机译:本文提出了一种新颖的电路设计技术,可通过从主时钟生成准同步派生时钟并将其隔离电路中的触发器与主时钟的有害触发动作来降低时序电路的功耗。十进制计数器的示例设计演示了节省大量功率并改善了所得电路的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号