首页> 外文会议> >Breaking the complexity spiral in board test
【24h】

Breaking the complexity spiral in board test

机译:打破电路板测试中的复杂性螺旋

获取原文

摘要

The task of developing comprehensive programs to test today's ever-more-complex printed-circuit boards ranges from the daunting to the impossible, and it gets more difficult all the time. Short-run application-specific ICs replace scores of high-volume "jelly-bean" parts. The number of patterns necessary to execute an exhaustive test increases geometrically with the number of gates. Gate to access-node ratios at both device and board levels continue to skyrocket, while test development tools improve more modestly. As a result, test operations increasingly represent the primary impediment to delivering good products on time. This paper examines breaking this spiral by pushing some traditional board-test responsibilities back to the device level. Issues include design-for-testability, boundary-scan, built-in self-test, and test-program generation.
机译:开发全面的程序来测试当今越来越复杂的印刷电路板的任务从艰巨到不可能,从始至终都变得越来越困难。短期专用集成电路替代了数十个大批量“软心豆”零件。执行穷举测试所需的图案数量随着浇口数量的增加而几何增加。在设备和板级上,门与访问节点的比率持续飙升,而测试开发工具的改善幅度则较小。结果,测试操作越来越成为按时交付优质产品的主要障碍。本文研究了通过将一些传统的电路板测试职责推回到设备级别来打破这种螺旋现象。问题包括可测试性设计,边界扫描,内置自测试和测试程序生成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号