首页> 外文会议> >Minimizing the effect of the host bus on the performance of a computational RAM logic-in-memory parallel-processing system
【24h】

Minimizing the effect of the host bus on the performance of a computational RAM logic-in-memory parallel-processing system

机译:将主机总线对计算RAM内存中逻辑并行处理系统的性能的影响降至最低

获取原文

摘要

This paper describes the system design techniques that have been employed to minimize the effect of the host bus on the performance of a Computational RAM (CRAM) logic-in-memory parallel processing system. Specifically, we describe how the architectural features of the CRAM controller affect instruction execution, utilization of processing elements, time to initialize parallel variables from the host computer, and execution time of scalar operations. Finally, we show that because of the performance-enhancement features of the controller, the transfer characteristics of the host bus has very little effect on the performance of a CRAM system. This means that a CRAM system can be implemented on a wide variety of platforms, including those with slow external buses such as ISA-based computers and embedded systems that use slow microcontrollers.
机译:本文介绍了已被采用来最小化主机总线对计算RAM(CRAM)内存中逻辑并行处理系统性能的影响的系统设计技术。具体来说,我们描述了CRAM控制器的体系结构特性如何影响指令执行,处理元素的利用,从主机初始化并行变量的时间以及标量运算的执行时间。最后,我们表明由于控制器的性能增强功能,主机总线的传输特性对CRAM系统的性能影响很小。这意味着CRAM系统可以在各种平台上实施,包括那些外部总线速度较慢的平台,例如基于ISA的计算机和使用速度较慢的微控制器的嵌入式系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号