首页> 外文会议> >Implementing LDPC decoding on network-on-chip
【24h】

Implementing LDPC decoding on network-on-chip

机译:在片上网络上实现LDPC解码

获取原文

摘要

Low-density parity check codes are a form of error correcting codes used in various wireless communication applications and in disk drives. While LDPC codes are desirable due to their ability to achieve near Shannon-limit communication channel capacity, the computational complexity of the decoder is a major concern. LDPC decoding consists of a series of iterative computations derived from a message-passing bipartite graph. In order to efficiently support the communication intensive nature of this application, we present a LDPC decoder architecture based on a network-on-chip communication fabric that provides a 1.2 Gbps decoded throughput rate for a 3/4 code rate, 1024-bit block LDPC code. The proposed architecture can be reconfigured to support other LDPC codes of different block sizes and code rates. We also propose two novel power-aware optimizations that reduce the power consumption by up to 30%.
机译:低密度奇偶校验码是各种无线通信应用程序和磁盘驱动器中使用的一种纠错码。尽管由于LDPC码具有达到接近香农极限的通信信道容量的能力而是理想的,但是解码器的计算复杂度是主要关注的问题。 LDPC解码由从消息传递二分图得出的一系列迭代计算组成。为了有效地支持此应用程序的通信密集型性质,我们提出了一种基于片上网络通信结构的LDPC解码器体系结构,该体系结构为3/4码率,1024位块LDPC提供1.2 Gbps的解码吞吐率。代码。可以将提出的体系结构重新配置为支持具有不同块大小和码率的其他LDPC码。我们还提出了两种新颖的功耗感知优化方案,可将功耗降低多达30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号