首页> 外文会议> >VLSI design of a reconfigurable multi-mode Reed-Solomon codec for high-speed communication systems
【24h】

VLSI design of a reconfigurable multi-mode Reed-Solomon codec for high-speed communication systems

机译:用于高速通信系统的可重构多模式Reed-Solomon编解码器的VLSI设计

获取原文

摘要

This paper presents the VLSI design of a reconfigurable multimode Reed Solomon (RS) codec for various high-speed communication systems. Our decoder design is based on the Euclidean algorithm such that the datapath units are regular and simple. With its ability to support a variety of (n, k, t) RS specifications (0/spl les/t/spl les/8) and (0/spl les/spl les/255), this RS codec design is suitable for multi-mode systems such as the xDSL and the cable modem systems. The chip operates at a clock frequency of 100 MHz and has a data processing rate of 800 Mbits/s in 0.35 /spl mu/m CMOS technology at the supply voltage of 3.3 V. The total gate count is 34,647 gates and the core size is only 1,578 /spl times/ 1,560 /spl mu/m/sup 2/.
机译:本文介绍了适用于各种高速通信系统的可重构多模式Reed Solomon(RS)编解码器的VLSI设计。我们的解码器设计基于欧几里德算法,因此数据路径单元既规则又简单。 RS编解码器设计具有支持多种(n,k,t)RS规范(0 / spl les / t / spl les / 8)和(0 / spl les / n / spl les / 255)的能力,适用于xDSL和电缆调制解调器系统等多模式系统。该芯片以100 MHz的时钟频率工作,在3.3V / spl mu / m CMOS技术中,在3.3 V的电源电压下具有800 Mbits / s的数据处理速率。总的门数为34,647门,内核尺寸为仅1,578 / spl次// 1,560 / spl亩/米/增2 /。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号