首页> 外文会议> >Design of SDRAM Controller in High-Speed Data Acquisition Based on PCI Bus
【24h】

Design of SDRAM Controller in High-Speed Data Acquisition Based on PCI Bus

机译:基于PCI总线的高速数据采集中SDRAM控制器的设计。

获取原文

摘要

To solve the problem of large capacity and high speed storage requirement in PCI high-speed data acquisition system(HDAS), a scheme of utilizing FPGA to realize the timing-logical control for the Synchronous DRAM (SDRAM), which is used as a data memory,is proposed. After analyzing the structural features of the SDRAM, the idea of design for SDRAM controller with Verilog HDL is given in detail. In the mean time, the FIFO technique is especially employed to solve the problem that SDRAM accessed by computer through PCI bus. Lastly, the correctness of the design is proved by the corresponding timing simulation.
机译:要解决PCI高速数据采集系统(HDA)中大容量和高速存储要求的问题,一种利用FPGA实现同步DRAM(SDRAM)的时序逻辑控制的方案,其用作数据记忆,是提出的。在分析SDRAM的结构特征后,详细介绍了具有Verilog HDL的SDRAM控制器的设计设计。在平均的时间内,尤其采用FIFO技术来解决计算机通过PCI总线访问的SDRAM的问题。最后,通过相应的定时仿真证明了设计的正确性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号