首页> 外文会议> >SoC design methodology: a practical approach
【24h】

SoC design methodology: a practical approach

机译:SoC设计方法:一种实用方法

获取原文
获取外文期刊封面目录资料

摘要

Today's deep sub-micron semiconductor technology has enabled large-scale integration of multi-million gates consisting of reusable intellectual property (IP), on-chip memory and user-defined logic on a single chip. The design of such SoC has introduced several challenges in terms of increased design complexity in the areas of functional verification, timing closure, physical design, signal integrity, reliability, manufacturing test and package design. This tutorial discusses a methodology that is based on the successful design of several digital dominated SoCs such as high-speed low-cost communications processors, VOP and DSL devices, high performance audio and video processors at Texas Instruments. It provides a complete breadth of digital chip design techniques. In addition, it covers some issues related to mixed-signal SoC and hierarchical design. Design tradeoffs are discussed to handle the SoC complexity, and yet meet the time-to-market demands. We review different methodologies that are followed in the industry to design these chips. Following topics are covered with examples to explain design challenges and the approaches used to address them: design planning; functional verification; design for test (DFT); synthesis, floor-planning and STA; design closure; manufacturing tests and future challenges.
机译:当今的深亚微米半导体技术已使数百万个门的大规模集成成为可能,该门由可重用的知识产权(IP),片上存储器和用户定义的逻辑组成。这种SoC的设计在功能验证,时序收敛,物理设计,信号完整性,可靠性,制造测试和封装设计等领域中增加了设计复杂性方面带来了一些挑战。本教程讨论了一种方法,该方法基于成功设计了数种以数字为主的SoC,例如高速低成本通信处理器,VOP和DSL设备,德州仪器(TI)的高性能音频和视频处理器。它提供了完整的数字芯片设计技术范围。此外,它涵盖了与混合信号SoC和分层设计有关的一些问题。讨论了设计折衷方案,以处理SoC的复杂性,同时满足上市时间的要求。我们回顾了业界设计这些芯片所遵循的不同方法。下列主题包含一些示例,以解释设计挑战以及解决这些挑战的方法:设计计划;功能验证;测试设计(DFT);综合,平面图和STA;设计闭包;制造测试和未来挑战。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号