首页> 外文会议> >RECASTER: synthesis of fault-tolerant embedded systems based on dynamically reconfigurable FPGAs
【24h】

RECASTER: synthesis of fault-tolerant embedded systems based on dynamically reconfigurable FPGAs

机译:RECASTER:基于动态可重构FPGA的容错嵌入式系统的综合

获取原文

摘要

Summary form only given. We present a fault-tolerant embedded system design methodology that uses dynamically reconfigurable FPGAs as spares for several dedicated hardware components. The key advantage is the reduction of area or cost as compared to dedicated spares. During normal operation, each FPGA is dynamically reconfigured with system tasks and can replace any of them if a fault is detected. For a specified coverage, i.e., system tasks that might be affected by a single fault, our algorithm allocates a set of FPGAs and determines schedules, including task executions and FPGA reconfigurations, that provide the required redundancy while satisfying deadlines and minimizing either area or cost. For each task requiring simple redundancy, the algorithm also determines a schedule in which an FPGA replaces this task. Our experimental results indicate that, with a smaller area and cost, this collective redundancy based on dynamically reconfigurable FPGAs allows system recovery from a larger number of single faults, each affecting one task, as compared to the conventional spare approach.
机译:仅提供摘要表格。我们提出了一种容错嵌入式系统设计方法,该方法使用动态可重新配置的FPGA作为备用的几个专用硬件组件。与专用备件相比,主要优点是减少了面积或降低了成本。在正常操作期间,每个FPGA都会动态地重新配置系统任务,并且如果检测到故障,可以替换其中的任何一个。对于指定的覆盖范围(即可能受单个故障影响的系统任务),我们的算法分配一组FPGA并确定时间表,包括任务执行和FPGA重新配置,这些时间表可提供所需的冗余,同时满足最后期限并最大程度地减少面积或成本。对于每个需要简单冗余的任务,该算法还确定了一个计划表,在该计划表中FPGA代替了该任务。我们的实验结果表明,与传统的备用方法相比,这种基于动态可重新配置的FPGA的集体冗余能够以较小的面积和成本,从大量的单个故障中恢复系统,每个故障都影响一项任务。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号