首页> 外文会议> >Bus architecture synthesis for hardware-software co-design of deep submicron systems on chip
【24h】

Bus architecture synthesis for hardware-software co-design of deep submicron systems on chip

机译:总线深层亚微米系统软硬件协同设计的总线架构综合

获取原文

摘要

System level design always has a disadvantage of not possessing detailed knowledge of the communication subsystem. This is a crucial issue for system-on-chip design, where uncertainty in communication by very deep submicron effects cannot be neglected. We present a bus architecture (BA) synthesis algorithm for designing the communication subsystem of an SoC. The algorithm is part of a hardware-software codesign methodology for resource constrained embedded applications. BA synthesis includes finding the bus topology, and routing the individual buses so that various constraints, like bus length, topology complexity, potential for communication conflicts over time, are addressed. We present BA synthesis results for a network processor, and a JPEG SoC.
机译:系统级设计始终具有不具备通信子系统详细知识的缺点。这对于片上系统设计是至关重要的问题,在该系统中,无法忽略非常深的亚微米效应带来的通信不确定性。我们提出了一种用于设计SoC通信子系统的总线体系结构(BA)综合算法。该算法是用于资源受限的嵌入式应用程序的软硬件代码签名方法的一部分。 BA综合包括查找总线拓扑,并对单个总线进行路由,以便解决各种约束,例如总线长度,拓扑复杂性,随着时间推移发生通信冲突的可能性。我们介绍了网络处理器和JPEG SoC的BA综合结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号