首页> 外文会议> >A novel method in design optimization of instruction decoder and micro-control unit for ILP DSPs
【24h】

A novel method in design optimization of instruction decoder and micro-control unit for ILP DSPs

机译:ILP DSP指令解码器和微控制单元设计优化的新方法

获取原文

摘要

In this paper, we present several new techniques for designing an efficient instruction decoder and micro-control unit for Instruction Level Parallelism (ILP) Digital signal processors (DSPs). These techniques focus on reduction of chip area and power consumption. Separated Instruction Decoding (SID) technique is used to decrease the number of control signals and is effective in reducing power consumption. Decoder Structure Optimization (DSO) techniques including instruction merging, pattern splitting, priority ordering help to design low power Instruction Decoding Unit (IDU) and Program Control Unit (PCU). Experiment results show the proposed approach is effective. The new method was used successfully in the design of a fixed-point 24-bit DSP core. These techniques are also suitable to design other programmable DSPs or Application specific Instruction Set Processors (ASIPs).
机译:在本文中,我们介绍了几种新技术,这些技术可为指令级并行(ILP)数字信号处理器(DSP)设计高效的指令解码器和微控制单元。这些技术集中于减小芯片面积和功耗。分离指令解码(SID)技术用于减少控制信号的数量,并有效地降低了功耗。解码器结构优化(DSO)技术包括指令合并,模式划分,优先级排序,有助于设计低功耗指令解码单元(IDU)和程序控制单元(PCU)。实验结果表明该方法是有效的。新方法已成功用于定点24位DSP内核的设计中。这些技术也适用于设计其他可编程DSP或专用指令集处理器(ASIP)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号