首页> 外文会议> >Development of compact thermal models for advanced electronic packaging: methodology and experimental validation for a single-chip CPGA package
【24h】

Development of compact thermal models for advanced electronic packaging: methodology and experimental validation for a single-chip CPGA package

机译:开发用于高级电子封装的紧凑型热模型:单芯片CPGA封装的方法和实验验证

获取原文

摘要

A methodology for creating compact thermal models of a single-chip CPGA package was developed and rigorously evaluated. Detailed package thermal models were exposed to a set of "hard" boundary conditions representing directional cooling scenarios. Studies were performed to compare the predicted temperature distributions in the package first when the metallic/ceramic sub-layers of the substrate and each pin in the array were individually modeled and secondly by combining the sub-layers as well as the pins and interstitial air into smeared layers. The smeared layer approach was found to be quite reasonable The detailed model was experimentally validated using a novel apparatus that allowed imposing temperature boundary conditions on the pin grid array and on the other surfaces, one at a time. Thermal response data were generated with the experimentally validated detailed model for a set of eight boundary conditions that were derived from a design of experiments approach using the minimum and maximum values of average heat transfer prevailing on the package external surfaces. Compact models of three different network topologies were generated utilizing a nonlinear programming algorithm. The simplest, five-resistor star-shaped network was unable to capture either the junction temperatures or the heat flows leaving the prime lumped areas within the required accuracy. Shunted networks with and without a floating node were also optimized, both topologies yielding good accuracy for both the junction temperatures and heat flows.
机译:开发并严格评估了用于创建单芯片CPGA封装的紧凑热模型的方法。详细的封装热模型暴露于代表定向冷却方案的一组“硬”边界条件下。进行研究以比较包装中的预测温度分布,首先是分别对基板的金属/陶瓷子层和阵列中的每个引脚进行建模,其次是将子层以及引脚和间隙空气合并到包装中涂抹层。发现涂抹层方法是相当合理的。使用一种新颖的设备通过实验验证了详细的模型,该设备允许一次在针栅阵列和其他表面上施加温度边界条件。热响应数据是使用经过实验验证的详细模型针对一组八个边界条件生成的,这些条件是根据使用封装外表面上普遍存在的平均热传递的最小值和最大值的实验方法设计得出的。利用非线性编程算法生成了三种不同网络拓扑的紧凑模型。最简单的五电阻星形网络无法捕获结温或热流,这些热流在要求的精度内离开了主要集总区域。还优化了带有和不带有浮动节点的并联网络,这两种拓扑对于结温和热流都产生了良好的精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号