首页> 外文会议> >Verifying IP-core based system-on-chip designs
【24h】

Verifying IP-core based system-on-chip designs

机译:验证基于IP核的片上系统设计

获取原文

摘要

We describe a methodology for verifying system-on-chip designs. In our methodology, the problem of verifying system-on-chip designs is decomposed into three tasks. First, we verify, once and for all, the standard bus interconnecting IP cores in the system. The next task is to verify the glue logic, which connects the IP cores to the buses. Finally, using the verified bus protocols and the IP core designs, the complete system is verified. To illustrate our methodology, we verify the PCI local bus, a widely used bus protocol in system-on-chip designs. We demonstrate various modeling and verification techniques for buses by modeling the PCI local bus with the symbolic model checker SMV. We have found two potential bugs in the PCI bus protocol specification that await confirmation of the PCI Special Interest Group (PCI-SIG).
机译:我们描述了一种用于验证片上系统设计的方法。在我们的方法中,验证片上系统设计的问题被分解为三个任务。首先,我们一劳永逸地验证互连系统中IP内核的标准总线。下一个任务是验证将IP内核连接到总线的粘合逻辑。最后,使用经过验证的总线协议和IP内核设计,对整个系统进行验证。为了说明我们的方法,我们验证了PCI本地总线,这是片上系统设计中广泛使用的总线协议。通过使用符号模型检查器SMV对PCI本地总线进行建模,我们演示了总线的各种建模和验证技术。我们在PCI总线协议规范中发现了两个潜在的错误,需要等待PCI特别兴趣小组(PCI-SIG)的确认。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号