首页> 外文会议> >Towards the empirical design of massively parallel arrays for spatially mapped applications
【24h】

Towards the empirical design of massively parallel arrays for spatially mapped applications

机译:面向空间映射应用的大规模并行阵列的经验设计

获取原文

摘要

Although SIMD arrays have been built since the 1960's, they have undergone few empirical studies. The underlying problems-which have included the lack of a unified architectural framework and the computational intractability of simulating large PE arrays-are addressed through the use of trace compilation, a novel approach to trace driven simulation. The results indicate the benefits of adding another level to current SIMD array memory designs. Also, surprising results were obtained about performance effects of varying cache associativity and block size. Together, they indicate that while SIMD array programs have sufficient locality to make PE caches worthwhile, the type of locality may differ fundamentally from that of serial machine and multiprocessor programs. Other results demonstrate the limitations of increasing the datapath width and inter PE communication bandwidth without corresponding improvements in other processor features.
机译:虽然自1960年代以来已经建造了SIMD阵列,但它们已经经历了少数实证研究。通过使用跟踪编译,通过使用跟踪驱动模拟的新方法来解决潜在的亚洲架构框架和模拟大型PE阵列的计算诡计框架和模拟大型PE阵列的计算难以解答。结果表明向当前SIMD阵列存储器设计添加另一个级别的好处。此外,获得了令人惊讶的结果,关于不同缓存缔合物和块大小的性能效应。它们的表明,虽然SIMD阵列程序具有足够的位置来使PE缓存有价值,但是本地类型可能与串行计算机和多处理器程序的基本不同。其他结果展示了增加数据路径宽度和INTEL间通信带宽的限制,而不存在其他处理器功能的相应改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号