首页> 外文会议>CAMP '95 : Computer architectures for machine perception >Towards the Empirical Design of Massively Parallel Arrays for Spatially Mapped Applications
【24h】

Towards the Empirical Design of Massively Parallel Arrays for Spatially Mapped Applications

机译:面向空间映射应用的大规模并行阵列的经验设计

获取原文
获取原文并翻译 | 示例

摘要

Although SIMD arrays have been built since the 1960's, they have undergone few empirical studies. The underlying problems-which have included the lack of a unified architectural framework and the computational intractability of simulating large PE arrays-are addressed here through the use of trace compilation, a novel approach to trace-driven simulation. The results indicate the benefits of adding another level to current SIMD array memory designs. Also, surprising results were obtained about performance effects of varying cache associativity and block size. Together, they indicate that while SIMD array programs have sufficient locality to make PE caches worthwhile, the type of locality may differ fundamentally from that of serial-machine and multi-processor programs. Other results demonstrate the limitations of increasing the datapath width and inter-PE communication bandwidth without corresponding improvements in other processor features.
机译:尽管SIMD阵列自1960年代以来就已构建,但它们几乎没有进行任何经验研究。潜在的问题-包括缺乏统一的体系结构框架和模拟大型PE阵列的计算难点-在这里通过使用跟踪编译(一种跟踪驱动的仿真的新方法)来解决。结果表明,为当前的SIMD阵列存储器设计增加另一个级别的好处。同样,获得了有关变化的缓存关联性和块大小的性能影响的令人惊讶的结果。它们一起表明,尽管SIMD阵列程序具有足够的局部性以使PE缓存值得使用,但是局部性的类型可能与串行计算机程序和多处理器程序的区域性根本不同。其他结果证明了在不相应改进其他处理器功能的情况下增加数据路径宽度和PE间通信带宽的局限性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号