首页> 外文会议> >A processor core for 32 kbit/s G.726 ADPCM codecs
【24h】

A processor core for 32 kbit/s G.726 ADPCM codecs

机译:32 kbit / s G.726 ADPCM编解码器的处理器核心

获取原文

摘要

This paper describes an application specific DSP core designed to be used in a CCITT 32 kbit/s G.726 Adaptive Differential Pulse Code Modulation (ADPCM) codec. The instruction set architecture and the programming model of the DSP core were derived from an algorithm profile and complexity analysis and the core was implemented using VHDL and logic synthesis. Architecture design efforts were concentrated on finding the minimum amount of hardware resources which could implement the required functionality within the clock cycle count limit. The result is a Harvard architecture processor core which can be used to implement the 32 kbit/s G.726 ADPCM encoding/decoding functions with very modest external instruction and data memory requirements. In a typical configuration the processor can perform a full encode/decode operation for one sample in less than 1100 clock cycles. A gate-level implementation of less than 4000 gates of silicon area was created using logic synthesis for a standard cell technology.
机译:本文介绍了一种专用DSP内核,该内核设计用于CCITT 32 kbit / s G.726自适应差分脉冲编码调制(ADPCM)编解码器。 DSP内核的指令集体系结构和编程模型是通过算法概要和复杂性分析得出的,并使用VHDL和逻辑综合实现了该内核。架构设计工作集中在寻找可以在时钟周期计数限制内实现所需功能的最少硬件资源。结果是哈佛体系结构处理器内核可以用于实现32 kbit / s的G.726 ADPCM编码/解码功能,而外部指令和数据存储器的需求却非常有限。在典型配置中,处理器可以在不到1100个时钟周期内对一个样本执行完整的编码/解码操作。使用逻辑合成为标准单元技术创建了少于4000个硅面积门的门级实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号