首页> 外文会议> >Analysis of a fault-tolerant ATM switch based on a parallel architecture
【24h】

Analysis of a fault-tolerant ATM switch based on a parallel architecture

机译:基于并行架构的容错ATM交换机分析

获取原文

摘要

Presents a fault-tolerant ATM switch which adapts the idea of using MINs in parallel. It has a distribution network to distribute incoming packets to several routing networks arranged in parallel. Consequently, the input port controller is simply required to submit packets to the distribution network. As the latter is designed to perform some of the routing itself, the routing networks are not required to carry out the whole routing process; consequently incomplete (i.e. truncated) routing networks are used. As a result, the overall complexity of the switch is not further increased by the introduction of the distribution network. The distribution network is also in charge of re-routing packets in the presence of a fault. Unlike other fault-tolerant networks where the routing algorithm is usually modified in order to avoid faults, in the proposed switch there is no modification to the routing algorithm in fault conditions: hence the re-routing process is simple and the complexity of switching elements is kept low. Further, it is shown that the proposed switch gives both improved performance and lower complexity than replicated MINs.
机译:提出了一种容错ATM交换机,它适应了并行使用MIN的想法。它具有一个分发网络,用于将传入的数据包分发到并行排列的多个路由网络。因此,仅要求输入端口控制器将数据包提交到分发网络。由于后者是为执行某些路由本身而设计的,因此不需要路由网络来执行整个路由过程。因此,使用的是不完整的(即截断的)路由网络。结果,通过引入分配网络不会进一步增加交换机的总体复杂性。出现故障时,分发网络还负责重新路由数据包。与通常为了避免故障而通常会修改路由算法的其他容错网络不同,在所提出的交换机中,在故障条件下对路由算法没有任何修改:因此重新路由过程很简单,并且交换元件的复杂性也很低。保持低位。此外,表明与复制的MIN相比,拟议的交换机可提供更高的性能和更低的复杂度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号