首页> 外文会议> >A CMOS clock-frame regeneration chip with ECL-compatible input/output for SONET
【24h】

A CMOS clock-frame regeneration chip with ECL-compatible input/output for SONET

机译:具有ECL兼容输入/输出的CMOS时钟帧再生芯片用于SONET

获取原文

摘要

The IC is a mixed analog/digital circuit performing the clock regeneration and frame recovery for SONET applications. The clock regeneration is realized by an analog approach, while the frame recovery is implemented using digital techniques. ECL-CMOS and CMOS-ECL converters are designed to keep the maximum peak clock jitter lower than 300 ps and the RMS jitter below 70 ps. New frame detection technique is used to relax the speed requirement on the digital part of the circuit. The chip is fabricated in a 1.2-/spl mu/m-CMOS process measuring a 35-mm/sup 2/ silicon area. The chip is powered by as single 5-V supply and is capable of handling signals up to 180 MHz.
机译:该IC是混合模拟/数字电路,可为SONET应用执行时钟再生和帧恢复。时钟再生是通过模拟方法实现的,而帧恢复是使用数字技术实现的。 ECL-CMOS和CMOS-ECL转换器旨在将最大峰值时钟抖动保持在300 ps以下,并将RMS抖动保持在70 ps以下。新的帧检测技术用于放宽对电路数字部分的速度要求。该芯片采用1.2- / spl mu / m-CMOS工艺制造,测量面积为35mm / sup 2 /硅面积。该芯片由5V单电源供电,能够处理高达180MHz的信号。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号