首页> 外文会议> >A fault-tolerant switching architecture for ATM networks
【24h】

A fault-tolerant switching architecture for ATM networks

机译:ATM网络的容错交换体系结构

获取原文

摘要

The author proposes a self-routing fault-tolerant switching network for asynchronous transfer mode (ATM) systems. The network has many subswitches to give a higher fault tolerance than the conventional multistage interconnection network, which only has a unique path. The subswitches provide many alternative paths and allow the network to tolerate multiple faults. The extra paths can also be used to route cells when internal cell contention occurs in switching elements. Quantitative analysis shows a significant higher fault tolerance than previously presented fault-tolerant networks. A performance analysis by simulation showed that the proposed network had a high maximum throughput. The level of throughput was maintained with acceptable cell delay even though the number of faulty components increased.
机译:作者提出了一种用于异步传输模式(ATM)系统的自路由容错交换网络。与仅具有唯一路径的常规多级互连网络相比,该网络具有许多子交换机以提供更高的容错能力。子交换机提供许多替代路径,并允许网络容忍多个故障。当交换单元中发生内部单元争用时,额外路径也可以用于路由单元。定量分析显示,与以前介绍的容错网络相比,其容错性要高得多。通过仿真进行的性能分析表明,所提出的网络具有很高的最大吞吐量。即使有故障的组件数量增加了,吞吐量水平也可以保持可接受的信元延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号