首页> 外文会议> >CMOS digital adaptive decision feedback equalizer chip for multilevel QAM digital radio modems
【24h】

CMOS digital adaptive decision feedback equalizer chip for multilevel QAM digital radio modems

机译:用于多级QAM数字无线电调制解调器的CMOS数字自适应决策反馈均衡器芯片

获取原文

摘要

The design of a complex-valued single-chip digital adaptive decision feedback equalizer for 256 quadrature amplitude modulation (QAM) radio modems is described. The chip contains 62000 transistors on a silicon area of 75 mm/sup 2/ and is designed for operation at frequencies of up to 70 MHz, in a 1.5- mu m CMOS technology. In high-speed applications clocking is a very critical issue in the systems design. The high operating frequency is achieved by performing a proper nonuniform redistribution of the delays over the data paths. The limitations are discussed for such a nonuniform distribution with respect to a maximum operating frequency required to be independent of the clocking scheme (i.e. nonoverlap of complementary two-phase clock system, etc.).
机译:描述了一种用于256个正交幅度调制(QAM)无线调制解调器的复数值单芯片数字自适应决策反馈均衡器的设计。该芯片在75 mm / sup 2 /的硅面积上包含62000个晶体管,并采用1.5微米CMOS技术设计用于在高达70 MHz的频率下工作。在高速应用中,时钟是系统设计中非常关键的问题。通过对数据路径上的延迟执行适当的不均匀重新分配,可以达到较高的工作频率。讨论了关于这种非均匀分布的限制,该限制涉及与时钟方案无关的最大工作频率(即互补两相时钟系统的非重叠等)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号