首页> 外文会议> >Power-supply considerations for future scaled CMOS systems
【24h】

Power-supply considerations for future scaled CMOS systems

机译:未来可扩展的CMOS系统的电源注意事项

获取原文

摘要

The relationship between operating voltage, speed, and power consumption is examined for future proposed submicron ( approximately 0.5 mu m) and deep submicron (0.25 mu m) CMOS technologies for logic and static RAM applications. The scaling of DRAM (dynamic RAM) operating voltages to low levels is discussed. The practical problems associated with low-voltage power-supply regulation and distribution, either centrally in the system or on each chip, are considered. Interfacing chips with different voltage levels is also discussed.
机译:针对逻辑和静态RAM应用的未来建议的亚微米(大约0.5微米)和深亚微米(0.25微米)CMOS技术,研究了工作电压,速度和功耗之间的关系。讨论了将DRAM(动态RAM)工作电压缩放到低电平的方法。考虑了与低压电源调节和分配相关的实际问题,无论是集中在系统中还是在每个芯片上。还讨论了具有不同电压电平的芯片接口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号