首页> 外文会议>ISCAS 2012;IEEE International Symposium on Circuits and Systems >Fast and accurate estimation of gain and sample-time mismatches in time-interleaved ADCs using on-chip oscillators
【24h】

Fast and accurate estimation of gain and sample-time mismatches in time-interleaved ADCs using on-chip oscillators

机译:使用片上振荡器快速准确地估计时间交错ADC中的增益和采样时间失配

获取原文

摘要

The estimation of inter-channel mismatches in time-interleaved analog-to-digital converters (TI-ADCs) is a crucial step towards the compensation of output errors inherent of these converters. In this paper, we investigate a fast, accurate and low-complexity method for estimation of static gain and sample-time mismatches. The proposed technique uses a calibration signal generated on-chip through a sinusoidal oscillator inserted into a phase-locked loop (PLL), similarly as the sampling clock signal is usually generated in these high speed conversion systems. We synchronize these two PLLs to allow efficient frequency domain computations, without resorting to windowing, from which accurate estimations are feasible. We show that the accuracy of the method is not affected by nonidealities in the calibration signal as long as the calibration frequency is carefully selected.
机译:时间交错的模数转换器(TI-ADC)中通道间失配的估计是朝着补偿这些转换器固有的输出误差迈出的关键一步。在本文中,我们研究了一种用于估计静态增益和采样时间失配的快速,准确和低复杂度的方法。所提出的技术使用通过插入锁相环(PLL)的正弦振荡器在芯片上生成的校准信号,类似于在这些高速转换系统中通常生成采样时钟信号。我们将这两个PLL同步,以允许有效的频域计算,而无需求助于开窗,由此可以进行准确的估计。我们表明,只要仔细选择校准频率,该方法的准确性就不受校准信号中非理想性的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号