首页> 外文会议>ISCAS 2012;IEEE International Symposium on Circuits and Systems >A low power hearing aid computing platform using lightweight processing elements
【24h】

A low power hearing aid computing platform using lightweight processing elements

机译:使用轻量级处理元件的低功耗助听器计算平台

获取原文

摘要

This paper presents a power-efficient computing platform for hearing aids. The proposed platform composes four heterogeneous processing elements. Each processing element includes one tiny RISC processor and several power-efficient hardwired accelerators. The hardwired accelerators integrate static floating-point and truncated multiplier to improve signal-to-noise ratio and reduce computational complexity. Compared to the post-truncate multiplication in FIR filter, the proposed static floating-point datapath reduces 50.8% area and improves 2.2 dB SNR simultaneously.
机译:本文介绍了一种助听器的高效能计算平台。所提出的平台包括四个异构处理元素。每个处理元件都包括一个微型RISC处理器和几个高能效的硬连线加速器。硬连线加速器集成了静态浮点数和截断乘法器,以提高信噪比并降低计算复杂度。与FIR滤波器中的截断后乘法相比,该静态浮点数据路径减少了50.8%的面积并同时提高了2.2 dB SNR。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号