首页> 外文会议>ISCAS 2012;IEEE International Symposium on Circuits and Systems >A 12b 60MS/s SHA-less opamp-sharing pipeline A/D with switch-embedded dual input OTAs
【24h】

A 12b 60MS/s SHA-less opamp-sharing pipeline A/D with switch-embedded dual input OTAs

机译:具有开关嵌入式双输入OTA的12b 60MS / s无SHA运算放大器共享流水线A / D

获取原文

摘要

A 12-bit 60 MS/s SHA-less opamp sharing pipeline ADC utilizing switch-embedded dual-input current-reused opamp is presented in this paper. The proposed opamp sharing technique reduces the power consumption without suffering from memory effect. Two-phase overlapping clocks are proposed to ensure analog transistors in the common-mode feedback (CMFB) loop to always work in saturation thus avoiding common mode voltage settling due to the switch turn-on delay. To further reduce the power consumption, the sampling clock in the first multiplying digital-to-analog converter (MDAC) is split into two phases to reduce the gain-bandwidth (GBW) requirement of the flash ADC without sacrificing the opamp settling time. The ADC fabricated in a 0.13-µm CMOS process demonstrates a maximum SNDR of 64.9 dB and a peak SFDR of 77.1 dB at 60 MS/s. The core ADC with an active die area of 2.3 mm
机译:本文提出了一种利用开关嵌入式双输入电流重用运算放大器的12位60 MS / s SHA-less SHA运算放大器共享流水线ADC。提出的运算放大器共享技术可降低功耗,而不会产生存储效应。提出了两相重叠时钟,以确保共模反馈(CMFB)环路中的模拟晶体管始终处于饱和状态,从而避免了由于开关导通延迟而引起的共模电压稳定。为了进一步降低功耗,第一个乘法数模转换器(MDAC)中的采样时钟被分为两个相位,以减少闪存ADC的增益带宽(GBW)要求,而不会牺牲运算放大器的建立时间。采用0.13 µm CMOS工艺制造的ADC在60 MS / s的速度下,最大SNDR为64.9 dB,最大SFDR为77.1 dB。核心ADC的有效芯片面积为2.3 mm

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号