首页> 外文会议>International Workshop on Selected Areas in Cryptography(SAC 2005); 20050811-12; Kingston(CA) >Efficient FPGA-Based Karatsuba Multipliers for Polynomials over F_2
【24h】

Efficient FPGA-Based Karatsuba Multipliers for Polynomials over F_2

机译:基于FPGA的F_2多项式的高效Karatsuba乘法器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

We study different possibilities of implementing the Karatsuba multiplier for polynomials over F_2 on FPGAs. This is a core task for implementing finite fields of characteristic 2. Algorithmic and platform dependent optimizations yield efficient hardware designs. The resulting structure is hybrid in two different aspects. On the one hand, a combination of the classical and the Karatsuba methods decreases the number of bit operations. On the other hand, a mixture of sequential and combinational circuit design techniques includes pipelining and can be adapted flexibly to time-area constraints. The approach-both theory and implementation-can be viewed as a further step towards taming the machinery of fast algorithmics for hardware applications.
机译:我们研究了在FPGA上通过F_2实现多项式的Karatsuba乘法器的不同可能性。这是实现特征2的有限域的核心任务。算法和平台相关的优化产生了高效的硬件设计。所得结构在两个不同方面是混合的。一方面,经典法和唐津法的组合减少了位运算的次数。另一方面,顺序和组合电路设计技术的混合包括流水线设计,并且可以灵活地适应时区限制。理论和实现方法都可以看作是为硬件应用驯服快速算法机制的又一步。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号