【24h】

Implementation of Realtime and Highspeed Phase Detector on FPGA

机译:FPGA实时高速鉴相器的实现

获取原文
获取原文并翻译 | 示例

摘要

We describe the hardware implementation of a phase detector module which is used in a heavy ion accelerator for real-time digital data processing. As this high-speed real-time signal processing currently exceeds the performance of the available DSP processors, we are trying to move some functionality into dedicated hardware. We implemented the phase detection algorithm using a pipeline mechanism to process one data value in every clock cycle. We used a pipelined division operation and implemented an optimized table-based arctan as the main core to compute the phase information. As the result, we are able to process the two 400 MHz incoming data streams with low latency and minimal resource allocation.
机译:我们描述了相位检测器模块的硬件实现,该模块在重离子加速器中用于实时数字数据处理。由于当前这种高速实时信号处理超过了可用DSP处理器的性能,因此我们正在尝试将某些功能转移到专用硬件中。我们使用流水线机制实现了相位检测算法,以便在每个时钟周期中处理一个数据值。我们使用流水线除法运算,并实现了基于表的优化arctan作为计算相位信息的主要核心。结果,我们能够以低延迟和最少的资源分配处理两个400 MHz的输入数据流。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号