【24h】

AES on FPGA from the Fastest to the Smallest

机译:从最快到最小的FPGA上的AES

获取原文
获取原文并翻译 | 示例

摘要

Two new FPGA designs for the Advanced Encryption Standard (AES) are presented. The first is believed to be the fastest, achieving 25 Gbps throughput using a Xilinx Spartan-Ⅲ (XC3S2000) device. The second is believed to be the smallest and fits into a Xilinx Spartan-Ⅱ (XC2S15) device, only requiring two block memories and 124 slices to achieve a throughput of 2.2 Mbps. These designs show the extremes of what is possible and have radically different applications from high performance e-commerce IPsec servers to low power mobile and home applications. The high speed design presented here includes support for continued throughput during key changes for both encryption and decryption which previous pipelined designs have omitted.
机译:提出了两种用于高级加密标准(AES)的新FPGA设计。第一个被认为是最快的,使用XilinxSpartan-Ⅲ(XC3S2000)器件可达到25 Gbps的吞吐量。据信第二个是最小的,可安装在XilinxSpartan-Ⅱ(XC2S15)器件中,仅需两个块存储器和124个slice即可实现2.2 Mbps的吞吐量。这些设计展示了可能的极端情况,并具有从高性能电子商务IPsec服务器到低功耗移动和家庭应用的根本不同的应用程序。这里介绍的高速设计包括在加密和解密密钥更改期间持续的吞吐量的支持,而以前的流水线设计已经省略了该吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号