首页> 外文会议>International Conference on Modeling and Simulation of Microsystems Mar 27-29, 2000, San Diego, CA, USA >Wafer fabrication process simulation including cost: which should be used in an inline wafer inspection strategy, high sensitivity high cost inspection machine or low sensitivity low cost inspection machine?
【24h】

Wafer fabrication process simulation including cost: which should be used in an inline wafer inspection strategy, high sensitivity high cost inspection machine or low sensitivity low cost inspection machine?

机译:晶圆制造过程仿真(包括成本):应在在线晶圆检验策略,高灵敏度,高成本的检验机或低灵敏度,低成本的检验机中使用?

获取原文
获取原文并翻译 | 示例

摘要

By combing an event-driven simulation method including costs and a simple VLSI particle-induced yield predictor, we discuss that which should be used in an inline wafer inspection strategy, a high sensitivity & high cost inspection machine or a low sensitivity & low cost inspection machine. Two segments of a DRAM fab line including the inspection and the defect sourcing stages are modeled. Simulated results show that setting an adequate wafer rejection condition and selecting a proper sampling plan obtain the minimum cost per chip regardless of the kind of inspection machine.
机译:通过结合事件驱动的仿真方法(包括成本)和简单的VLSI颗粒诱导的产量预测因子,我们讨论了应在在线晶圆检测策略,高灵敏度和高成本的检测机或低灵敏度和低成本的检测中使用的方法机。对DRAM生产线的两个部分进行了建模,包括检查和缺陷发现阶段。仿真结果表明,无论检查机器的类型如何,设置适当的晶圆剔除条件并选择适当的采样计划都能使每片芯片的成本最低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号