首页> 外文会议>2019 International Conference on IC Design and Technology >Small Area High Speed Configurable FFT Processor
【24h】

Small Area High Speed Configurable FFT Processor

机译:小面积高速可配置FFT处理器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a design of a configurable FFT processor. The processor can support up to 4096-point FFT, using radix-23 algorithm which is optimized. The FFT processor can be configured as two structures which are pipeline structure and iterative structure. Pipeline structure is adopted at 512-point FFT operation and below. If FFT points are more than 512, iterative structure will be activated. The method of accessing the memory is also optimized. Because using multiple butterfly unit to process the data in parallel, the throughput can be improved. Finally, the function simulation and verification is made based on FPGA. The result shows that the processor performs well while utilizing less hardware resource.
机译:本文提出了一种可配置FFT处理器的设计。处理器可以使用radix-2 \ n 3\n优化的算法。 FFT处理器可以被配置为流水线结构和迭代结构两个结构。 512点及以下的FFT操作采用流水线结构。如果FFT点大于512,则将激活迭代结构。访问存储器的方法也已优化。因为使用多个蝶形单元并行处理数据,所以可以提高吞吐量。最后,基于FPGA进行功能仿真与验证。结果表明,处理器在利用较少硬件资源的同时性能良好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号