首页> 外文会议>International Conference on Embedded and Ubiquitous Computing(EUC 2005); 20051206-09; Nagasaki(JP) >Analyzing the Performance of Mesh and Fat-Tree Topologies for Network on Chip Design
【24h】

Analyzing the Performance of Mesh and Fat-Tree Topologies for Network on Chip Design

机译:分析片上网络设计的网格和胖树拓扑的性能

获取原文
获取原文并翻译 | 示例

摘要

The demand of integration of many heterogeneous semiconductor intellectual property (IP) blocks has been introducing a new chip design paradigm so called on chip network. This paradigm promisingly offers a packet switched network among IPs to reduce the main problems in the very deep sub micron technologies that arise from non-scalable global wire delay, failure to achieve global synchronization, errors due to the signal integrity, non-scalable bus based functional interconnection, etc. This paper introduces interconnected or switched network topologies and also analyze their performances in terms of communication protocol related to the issues such as routing strategy, buffer size, routing algorithm , etc. The above mentioned evaluations are done by utilizing the tool that has been widely used in the research domain of computer network design, so called NS-2.
机译:集成许多异构半导体知识产权(IP)块的需求已经引入了一种新的芯片设计范例,即所谓的芯片网络。这种范例有望在IP之间提供一个分组交换网络,以减少非常深的亚微米技术中的主要问题,这些问题是由不可伸缩的全局线路延迟,无法实现全局同步,信号完整性导致的错误,基于不可伸缩的总线引起的。本文介绍了互连或交换网络拓扑,并根据与路由策略,缓冲区大小,路由算法等问题相关的通信协议分析了它们的性能。上述评估是通过使用该工具完成的在计算机网络设计研究领域已被广泛使用,即NS-2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号