【24h】

MPEG-4 Video Encoder Based on DSP-FPGA Techniques

机译:基于DSP-FPGA技术的MPEG-4视频编码器

获取原文
获取原文并翻译 | 示例

摘要

With the development of video encoding techniques, video compression algorithms become more complicated. A real-time high resolution video encoder cannot be implemented with a single CPU or DSP. We design and implement a MPEG-4 video encoder based on coordinated DSP-FPGA techniques. The FPGA module takes the tasks of video acquisition, YUV separation and data I/O functions, while the DSP is dedicated for video compression. We optimize data flow scheme of the MPEG-4 video compression to utilize the DSP's on-chip memory. A MB (Macro Block) type judging algorithm is proposed based on MB's space complexity. It effectively reduces the computational complexity of the video compression. The experimental results indicate that our MPEG-4 video encoder implementation can encode 39.2 fps in CIF resolution.
机译:随着视频编码技术的发展,视频压缩算法变得越来越复杂。实时高分辨率视频编码器不能用单个CPU或DSP来实现。我们基于DSP-FPGA协同技术设计和实现MPEG-4视频编码器。 FPGA模块承担视频采集,YUV分离和数据I / O功能的任务,而DSP专用于视频压缩。我们优化了MPEG-4视频压缩的数据流方案,以利用DSP的片上存储器。基于MB的空间复杂度,提出了一种MB(Macro Block,宏块)类型的判断算法。它有效地降低了视频压缩的计算复杂度。实验结果表明,我们的MPEG-4视频编码器实现可以CIF分辨率编码39.2 fps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号